

Meeting notes from the Security HC call, September 16, 2021

# **Antitrust Policy Notice**

RISC-V International meetings involve participation by industry competitors, and it is the intention of RISC-V International to conduct all its activities in accordance with applicable antitrust and competition laws. It is therefore extremely important that attendees adhere to meeting agendas, and be aware of, and not participate in, any activities that are prohibited under applicable US state, federal or foreign antitrust and competition laws.

Examples of types of actions that are prohibited at RISC-V International meetings and in connection with RISC-V International activities are described in the RISC-V International Regulations Article 7 available here: <a href="https://riscv.org/regulations/">https://riscv.org/regulations/</a>

If you have questions about these matters, please contact your company counsel.



# **Collaborative & Welcoming Community**

RISC-V is a free and open ISA enabling a new era of processor innovation through open standard collaboration. Born in academia and research, RISC-V ISA delivers a new level of free, extensible software and hardware freedom on architecture, paving the way for the next 50 years of computing design and innovation.

We are a transparent, collaborative community where all are welcomed, and all members are encouraged to participate. We are a continuous improvement organization. If you see something that can be improved, please tell us. <a href="https://example.com/help@riscv.org">help@riscv.org</a>

We as members, contributors, and leaders pledge to make participation in our community a harassmentfree experience for everyone.

https://riscv.org/risc-v-international-community-code-of-conduct/



#### **Conventions**



- We don't solve problems or detailed topics in most meetings unless specified in the agenda because we don't often have enough time to do so and it is more efficient to do so offline and/or in email. We identify items and send folks off to do the work and come back with solutions or proposals.
- If some policy, org, extension, etc. can be doing things in a better way, help us make
  it better. Do not change or not abide by the item unillaterly. Instead let's work
  together to make it better.
- Please conduct meetings that accommodates the virtual and broad geographical nature of our teams. This includes meeting times, repeating questions before you answer, at appropriate times polling attendees, guide people to interact in a way that has attendees taking turns speaking, ...

## **Agenda**



- · Public / Security review of specifications
- · Security work items discussion

 There are currently 11 specifications going to Public Review that require a security review within next 45 days.

#### **Security Topics – For Discussion**



| Security Model    | Best Practice and<br>recommendations for<br>secure boot, temporal<br>isolation, attestation,<br>updateability | Maybe something needed for RoT? | OpenTitan?    | OpenSBI<br>UEFI<br>Cerberus / Manticore | Applicable<br>standards<br>OCP<br>requirements?<br>OpenPlatform? |
|-------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------|---------------|-----------------------------------------|------------------------------------------------------------------|
|                   | Port and optimize popular libraries etc                                                                       |                                 |               | OpenSSL, mbedTLS,<br>SELinux            |                                                                  |
| Crypto Extensions | Accelerate Crypto                                                                                             | Scalar, Vector                  | Constant Time |                                         | PQC                                                              |
|                   | PMP at S level<br>Prevent DMA, alternate<br>bus master attack                                                 | MPU                             | IOPMP         | Linux?                                  |                                                                  |
|                   | Memory<br>Tagging/Coloring?                                                                                   | J                               | IOMMU         |                                         |                                                                  |

- Suresh volunteered to start work on Security Model
- Need for attestation, will need to distinguish between software guidance and hardware capabilities. Requires a (secure) Discovery mechanism at ISA level, already in discussion within RISC-V.

AI: Manuel/Andy confirm that Discovery is actively worked.

PQC: likely continued in Crypto TG under Richard.

Al: Manuel/ Andy to confirm with Richard

Memory Protection topics/work under SIG chaired by Nick

#### Security Topics - cont'd



| Trusted Execution                             | HW isolated secure<br>functions – crypto<br>drivers etc         | Lightweight HW TEE with isolation                    | HW TEE mode, jump entry                                                 | Secure Functions,<br>alternative is existing pure<br>SW Enclaves<br>Keystone | CHERI                 |
|-----------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------|
| Trusted Execution with Confidential Computing | HW isolated<br>applications, within<br>untrusted<br>environment | HW TEE with<br>Encrypted Enclaves                    | HW TEE mode, syscall<br>entry, full secure OS,<br>Enclaves with HW keys | OPTEE etc Port.                                                              |                       |
| Formal Security<br>Proofs                     |                                                                 |                                                      |                                                                         | Extend existing formal<br>RISC-V model                                       | MIT, UCB, others      |
| Side Channel<br>Pretection                    | System robustness<br>against information<br>extraction          | Fence/Flush<br>Instructions,<br>mtvec issue          | BTB/BHB tagging<br>Cache delay-on-miss<br>Speculation Buffer            | Utilise ISA fence and flush<br>Cache Coloring                                | Data oblivious<br>ISA |
| Control Flow<br>Integrity                     | System robustness                                               | Branch Target<br>Instructions<br>Shadow Stack<br>PAC |                                                                         |                                                                              | CHERI                 |

- TEE & Confidential Compute topics/work under SIG chaired by Suresh AI: Manuel to send Suresh pointer to Keystone
- Side Channel:
  - requires scope discussion, e.g., does it include analogue. Looking for someone to lead/chair the discussion
  - There is an existing fence.t proposal Andy Glew

Al: Andy / Manuel to reach out to Andy to discuss status and next steps
Al: Suresh may know potential candidate to lead Side Channel discussion, he will reach out to his contact at University of Illinois

- CFI: existing proposal, needs charter AI: Andy / Manuel to validate if charter work can be started.
- CHERI: likely needs JWG under OS license
   AI: Manuel / Jeff to verify if this fits within RISC-V legal framework

## Security Topics - Cont'd



- Security Incident Repones Team (SIRT) SIG
- Blockchain SIG

- SIRT SIG in-process of updating riscv.org with responsible security disclosure information
- Functional Safety SIG: Andy assigned as liaison

